R Roll No. Total No of Pages: 2 (Otal NO O 5E5101 B. Tech V Sem. (Main/Back) Exam. Nov-Dec. 2015 Computer Science & Engineering 5CS1A Computer Architecture Common with IT Time: 3 Hours **SES101** Maximum Marks: 80 Min. Passing Marks Main: 26 Min. Passing Marks Back: 24 #### Instructions to Candidates: Attempt any five questions, selecting one question from each unit. All questions carry equal marks. Schematic diagrams must be shown wherever necessary. Any data you feel missing suitably be assumed and stated clearly. Units of quantities used/calculated must be stated clearly. Use of following supporting material is permitted during examination. 1. NIL 2. NIL ### <u>UNIT-I</u> 2.1 (a) Explain Flynn's classification with suitable examples. $\mathbf{H}\mathbf{U}$ - [8] - (b) Explain direct and indirect register addressing modes with suitable examples. [8] ### <u>OR</u> Q.1 (a) Explain basic design of a simple computer system. - [8] - (b) Is there any difference among software, hardware & firmware? Explain. [8] ## **UNIT-II** 1.2 (a) Is there any difference between RISC & CISC computers? Explain. [8] (b) What is the advantage of pipelining? Explain instruction pipeline in detail. [8] [7440] # <u>OR</u> | ١ | Q.2 | (a) | What do you understand by speedure and section a synthesis and sections | . 1 0 | |---|-----|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------|------------| | 1 | ۷.2 | (4) | What do you understand by speedup and efficiency? What are bottler | | | | | 4. | Explain. | [8] | | | | (b) | Explain arithmetic pipeline with a suitable example. Draw diagram also. | [8] | | | | _ | <u>UNIT-III</u> | | | | Q.3 | (a) | Explain array multiplier with a suitable example. | [8] | | | | (b) | Explain stack organization of Central Processing Unit. | [8] | | | | | <u>OR</u> | | | | Q.3 | Multiply and steps of $(-37) \times (21)$ multiplication are to be shown using Booth's | | | | | | mult | iplier algorithm. | [16] | | | | | <u>UNIT-IV</u> | | | | Q.4 | Desi | gn 4×3 RAM. Also explain basic cell. | [16] | | | | | <u>OR</u> | | | | Q.4 | What are the 3 different cache memory schemes? Explain in detail with suitable | | | | | | exan | nples. | [16] | | | | | <u>UNIT-V</u> | | | 1 | Q.5 | Write | e short notes on - | | | | | (a) | IOP | [8] | | | | (b) | DMA | [8] | | | | | <u>OR</u> | | | | Q.5 | Write | e short notes on | ron | | | | (a) | Priority interrupts | [8]<br>[8] | | | | (b) | I/O Interface. | (0) | | | | | | | | | | | | | | | | | | |